# AURIX 2G MCMCAN Overview

Keith Tang IFCN ATV SMD GC SAE MC 2018/5/2





### TC3xx MCMCAN

#### This presentation briefly explains:

- > CAN Protocol and Infineon Implementation
- MCMCAN module overview
- MCMCAN Interface and Interconnection
- Module and node control
- CAN Frame transmission and reception handling
- > CAN FD Support in MCMCAN module
- Info



### Agenda

- 1 CAN Protocol and Infineon Implementation
- 2 CAN module in AURIX2G MCMCAN
- 3 MCMCAN Interface and Interconnection
- 4 Module and Node Control
- 5 CAN FD



## CAN Network and CAN protocol history

#### CAN characteristic

- multi-master bus system with broadcasting capability
- CAN nodes do not have address, instead, CAN frame contains info about add, length of data, priority,..
- Low cost bus system for real-time application, 'hot plug'..... but low bandwidth
- Very reliable (single-bit error): at message level: CRC, form, ACK; at bit level: monitoring, bit stuffing

#### CAN protocol specification and history

- Bosch CAN specification V2.0: was submitted for int. standardization (1991)
  - 2.0A; specified for "Standard CAN" with 11 bit message ID's, total 2048 ID's available.
  - 2.0B; specified for "Extended CAN" with 29 bit message ID's, more than 536 million ID's available.
- 2003: ISO11898-1: as successor of 2.0B
  - Revised Bosch CAN specification has become ISO standardization.
  - in this version the data link and high-speed physical layer is separated in ISO 11898-1 and -2
- TTCAN (2000): time/event triggered bus protocol via the same physical bus
  - automotive industry has not adopted TTCAN
- 2012: CAN FD was officially introduced
  - (ISO11898-1:2014): CAN FD is integrated into ISO11898-1
- "no ISO CAN FD" and "ISO CAN FD"
  - CRC issue → ISO11898-1:2015

# CAN frame: classical CAN - CAN FD



Classical CAN: 11 bit ID data frame



if RTR=recessive, then remote frame => data field empty

non-ISO CAN FD (ISO11898- 1 DIS 2014): 11-bit ID Data Frame



FD data frame 11bit ID

#### CAN FD:

- new bits: FDF, BRS, ESI
- > no remote frame

#### ISO CAN FD:

> CRC Stuff Count

ISO CAN FD (ISO 11898-1:2015): 11-bit ID Data Frame



dominant

if BRS = 1 => starting at sample point, ending at CRC delimiter higher baudrate

if DLC > 10, then m:=20, else m:=16



# Measurement on Aurix application Kit

#### CAN FD support means:

- Baud rate switching (higher baud rate in data bytes)
- More data bytes (Max. 64 data bytes for CAN FD mode)

#### Example: 64 data bytes, nominal bit rate=500K, data bit rate=2000K

- Classical CAN: 1.77ms
- Long frame form, one bit rate: 1.13 ms
- Long frame form, dual bit rates: 308 us







# Infineon CAN Implementations

| Module name                                  | Devices                                                                                                                                                | Nodes  | Message                                                                             | FIFO/   | TTCAN                 | CAN FD |  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------|---------|-----------------------|--------|--|--|--|
|                                              |                                                                                                                                                        |        | objects                                                                             | Gateway |                       |        |  |  |  |
| TwinCAN                                      | XC16x                                                                                                                                                  | 2      | 32                                                                                  | yes     | -                     | -      |  |  |  |
|                                              | <ul> <li>32 message objects can be individually assigned to one of the two CAN nodes.</li> <li>FIFO participate in a 2, 4, 8, 16, 32 buffer</li> </ul> |        |                                                                                     |         |                       |        |  |  |  |
| MultiCAN                                     | XC800<br>XC2000/XE166<br>XMC4000<br>TriCore                                                                                                            | Max. 6 | Max. 256<br>(flexible assigned)                                                     | yes     | on certain<br>devices | -      |  |  |  |
| MultiCAN+                                    | Aurix 1G                                                                                                                                               | Max. 6 | Max. 256<br>(flexible assigned)                                                     | yes     | on certain<br>devices | yes    |  |  |  |
|                                              | _                                                                                                                                                      |        |                                                                                     |         |                       |        |  |  |  |
| MCMCAN<br>(Bosch M_CAN<br>IP as CAN<br>node) | Aurix 2G                                                                                                                                               | Max. 4 | freely configurable<br>(one shared message RAM<br>for all 4 nodes within<br>module) | FIFO    | yes                   | yes    |  |  |  |
|                                              | - See next sl                                                                                                                                          | ides   |                                                                                     |         |                       |        |  |  |  |



### Agenda

- 1 CAN Protocol and Infineon Implementation
- CAN module in AURIX2G MCMCAN
- 3 MCMCAN Interface and Interconnection
- 4 Module and Node Control
- 5 CAN FD



# Short summary MCMCAN

- MCMCAN is the new CAN module for Aurix2G
- Each MCMCAN unit contains
  - 4 nodes (an integration of the Bosch M\_CAN IP as CAN node)
  - Debug over CAN (CANm\_BUFADR.TXBUF and RXBUF for start address)
  - Pretended Networking features
  - Freely assignable interrupts up to 16 interrupt nodes
  - Lists of filters for receive FIFOs.
  - A range filter
  - An automatic transmission history list, including timestamp, ID and marker
  - Module internal loop back mode
  - MSG handling implemented by the Rx/Tx Handler
  - RX Handler: contains ID's Mask, store into MSG RAM, provides Status info
  - Tx Handler: from MSG RAM to CAN core, time schedule



### MCMCAN Block Diagram

- CAN node: M\_CAN
  - CAN protocol control
    - according to ISO 11898-1 (including CAN FD)/ISO 11898-4 (TTCAN)
    - CAN FD option can be used with event-/time-triggered
  - Receive and transmit time stamp generation
  - Transmit and receive handler
- MCMCAN user interface
  - One configurable message RAM
  - interrupt compression unit
  - Clock control block
  - Port pin





# Message RAM

- One module has one message RAM with fixed size
- Message RAM freely configurable for each CAN node within module
- TC39x has 3 modules (CAN0/CAN1/CAN2).

| module | RAM                 | Register            |  |
|--------|---------------------|---------------------|--|
| CAN0   | F020,0000-F020,7FFF | F020,8000-F020,8FFF |  |
| CAN1   | F021,0000-F021,3FFF | F021,8000-F021,8FFF |  |
| CAN2   | F022,0000-F022,3FFF | F022,8000-F022,8FFF |  |



### Agenda

- 1 CAN Protocol and Infineon Implementation
- 2 CAN module in AURIX2G MCMCAN
- 3 MCMCAN Interface and Interconnection
- 4 Module and Node Control
- 5 CAN FD



### MCMCAN: Clock

- Module clock inputs module clock enable/disable via CANm\_CLC (one bit for both clock inputs)
- Each node has an asynchronous and a synchronous clock input
   via register bitsfield CANm\_MCR.CLKSELi
  - fsyn: is used for inside MCMCAN for control logical and register
    - driven by fSPB (max. 100MHz)
  - fasyn: is used for baud rate generation and it selectable from
    - fmcan: the peripheral clock (80, 40, 20 MHz)
    - fosco: the oscillator input clock

#### Related register:

SCU\_CCUCON0

SCU\_CCUCON1

CANm\_MCR

CANm\_MCR.CLKSELi





### MCMCAN: Port

- Port pin and I/O lines control: via Input/output function (IOCR) and Pad driver (PDR)
- Node input/output
  - Input: via register CANm\_NPCRi.RXSEL
    CAN0\_NPCR0.RXSEL=010B; // P12.0 -> RXD\_C
    P12\_IOCR0.PC0= 00000B; // GPIO input
  - Output: via alternate output functions
     P12 IOCRO.PC1= 10101B; // P12.1 -> Alt5

Note: up to 7 alternate functions (ALT1..ALT7) can be mapped to a single port pin.

Usually the MCMCAN transmit output pin uses Alt5.

- Special feature
  - module internal Loop back mode: bit LBM
  - Loop back mode out: bit LOUT

LOUT only in B-Step:

the internal loop back bus  $\leftarrow \rightarrow$  the external bus

#### Related register:

CANm\_NPCRi

Pn IOCRx

Pn\_PDRx







### MCMCAN: Interrupt

- Each module has 16 interrupt lines (INT\_00...INT\_015)
  - INT\_Ox connects to SRC\_CANmINTx (the service request control unit)
    IfxSrc\_init(&SRC\_CAN1INT14, IfxSrc\_Tos\_cpu0, Priority\_40); // Priority=40
    IfxSrc\_enable(&SRC\_CAN1INT14); // set bit SRC\_CANmINTx.SRE



- > Each **module** contains an Interrupt Compressor Unit (see the next slides)
- Inside each CAN node
  - Interrupt event triggers interrupt flag in CANm\_IRi(i=0..3) → total 28 flags each node
    - it is generated independent of signaling/status register CANm\_ISREGi(i=0..3)
  - If its enable bit is set in CANm IEi(i=0..3)  $\rightarrow$  can trigger INT Ox (x=0..15)
    - The M\_CAN always sets the interrupt flags in IR register when the respective condition occurs, But, only those interrupt flags that are enabled in IE register will be signaled via an interrupt line.
  - Each node has an interrupt signaling/status register: CANm\_ISREGi(i=0..3) → total 16 interrupt group
    - ,1' means at least one group member is showing an interrupt
    - Bit is cleared when all related bits in CANm\_IRi(i=0..3) is cleared
  - Each interrupt group can be assigned to 16 interrupt lines via register CANm\_GRINT1/2i(i=0..3)



## MCMCAN: Interrupt Compressor Unit

- **Interrupt Compressor Unit** 
  - total **28** Interrupt types each node → **16** status interrupt source each node



Alert



### MCMCAN: Interrupt Assigning

Example: TxBuffer0 (total 32 buffer) TxOK interrupt SW Interrupt

```
CANO_NO_TX_BTIE.U = 0x00000001; // TxBuffer0 to enable trigger flag CANO_IRO.B.TC (bit9)

// TxBuffer (total 32) has own interrupt enable bit for TxOk/Cancellation

// bit IR.TCF (Transmission Cancellation Finished) will be set when CANM_TXBCIEi.TXBCIE=1

// bit IR.TC (Transmission Completed): flag will be set when CANM_TXBTIEi.TXBTIE=1

CANO_NO_IE.B.TCE = 1; // enable TCE (Tx completed interrupt)

CANO_NO_GRINT2.B.TRACO = 14; // enable INT_O14 line
```

Example: RxFIFO0 level interrupt

```
CAN1_NO_IE.B. RFOWE = 1;  // RxFIFOO Level CAN1_IRO.RFOW (bit1)
CANO_NO_GRINT1.B.WATI = 14;  // enable INT_014 line
```



#### Related register:

CANm\_IRi (m=module; i=node)
CANm\_IEi (m=module; i=node)
CANm\_ISREGi
CANm\_GRINT1/CANm\_GRINT2



### Agenda

- 1 CAN Protocol and Infineon Implementation
- 2 CAN module in AURIX2G MCMCAN
- 3 MCMCAN Interface and Interconnection
- 4 Module and Node Control
- 5 CAN FD



### MCMCAN: Global Control

Module ID

Module OCDS: OCS

Access enable: CANm\_ACCEN0/1

clock control: CANm\_CLC

switch on/off module clocks





- Module control register: CANm\_MCR
  - Special feature: select which CAN node is for timer measurement
  - Special feature: debug over CAN (via bit DXCM)
  - MCMCAN supports debugging using standard CAN tool access in parallel to regular CAN bus traffic.

- Module reset/release: CANm\_KRST0/1
  - Reset module without powering down the controller completely



### MCMCAN: Module Registers

```
typedef volatile struct Ifx CAN
                                            reserved 0[32768];
       Ifx UReg 8Bit
                                                                     /**< \brief 0, \ii
       Ifx CAN CLC
                                                                     /**< \brief 8000,
                                            CLC;
       Ifx UReg 8Bit
                                            reserved 8004[4];
                                                                     /**< \brief 8004,
       Ifx CAN ID
                                                                     /**< \brief 8008,
                                            ID;
       Ifx UReg 8Bit
                                            reserved 800C[20];
                                                                     /**< \brief 800C,
       Ifx CAN GRINT1
                                                                     /**< \brief 8020,
                                            GRINT1;
       Ifx CAN GRINT2
                                                                     /**< \brief 8024,
                                            GRINT2;
                                            reserved 8028[8];
                                                                     /**< \brief 8028,
       Ifx UReg 8Bit
       Ifx CAN MCR
                                            MCR;
                                                                     /**< \brief 8030,
       Ifx CAN BUFADR
                                            BUFADR:
                                                                     /**< \brief 8034,
       Ifx UReg 8Bit
                                            reserved 8038[8];
                                                                     /**< \brief 8038,
       Ifx CAN_MECR
                                                                     /**< \brief 8040,
                                            MECR;
                                                                     /**< \brief 8044,
       Ifx CAN MESTAT
                                            MESTAT;
       Ifx_UReg_8Bit
                                            reserved_8048[144];
                                                                     /**< \brief 8048,
                                                                     /**< \brief 80D8,
       Ifx CAN ACCENCTR1
                                            ACCENCTR1;
       Ifx CAN ACCENCTR0
                                            ACCENCTR0:
                                                                     /**< \brief 80DC,
       Ifx UReg 8Bit
                                            reserved 80E0[8];
                                                                     /**< \brief 80E0,
       Ifx CAN OCS
                                            OCS;
                                                                     /**< \brief 80E8.
                                                                     /**< \brief 80EC,
       Ifx CAN KRSTCLR
                                            KRSTCLR:
       Ifx CAN KRST1
                                            KRST1;
                                                                     /**< \brief 80F0,
       Ifx CAN KRST0
                                                                     /**< \brief 80F4,
                                            KRST0:
       Ifx CAN ACCEN1
                                            ACCEN1;
                                                                      /**< \brief 80F8,
       Ifx CAN ACCEN0
                                                                      /**< \brief 80FC,
                                            ACCEN0;
       Ifx_CAN N
                                            N[4];
                                                                      /**< \brief 8100,
       Ifx UReg 8Bit
                                             reserved 8EFC[516];
                                                                     /**< \brief 8EFC,
} Ifx CAN;
                                    CAN node
```



### CAN node M\_CAN overview

- The M\_CAN contains:
  - The CAN core (handling all 11898-1 protocol functions).
  - Clocks and synchronization control unit.
  - CAN protocol related configuration and control, such as bit timing, and an error counter for example.
  - Interrupt compression and enable unit.
  - Configuration and partition for message RAM.
  - Tx Handler:
    - Controls the message transfer from the message RAM to the CAN core.
    - Message prioritisation.
    - Transmission cancellation.
  - Rx Handler:
    - Controls the message transfer from the CAN core to the message RAM.
    - Restore message in different RAM areas.
    - Store additional information such as a timestamp for example.



### M\_CAN: Elements and Control units







### M\_CAN: Node Registers

```
typedef volatile struct Ifx CAN N
                                                                      /**< \brief 0, A
       Ifx CAN N ACCENNODE0
                                             ACCENNODE0 ;
       Ifx CAN N ACCENNODE1
                                             ACCENNODE1 ;
                                                                      /**< \brief 4, A
       Ifx CAN N STARTADR
                                             STARTADR;
                                                                      /**< \brief 8, S
                                                                      /**< \brief C, E
       Ifx CAN N ENDADR
                                             ENDADR;
       Ifx CAN N ISREG
                                                                      /**< \brief 10,
                                             ISREG;
       Ifx UReg 8Bit
                                                                      /**< \brief 14,
                                             reserved 14[12];
                                                                                                   /nitel IV onlect /
                                                                                              typedef volatile struct Ifx CAN N TX
       Ifx CAN N NT
                                                                      /**< \brief 20.
                                             NT;
       Ifx_UReg_8Bit
                                             reserved_34[12];
                                                                      /**< \brief 34,
                                                                                                      Ifx CAN N TX BC
                                                                                                                                          BC;
                                                                                                                                                                  /**< \brief 0, T;
       Ifx CAN N NPCR
                                             NPCR;
                                                                      /**< \brief 40,
                                                                                                      Ifx CAN N TX FQS
                                                                                                                                          FQS;
                                                                                                                                                                 /**< \brief 4, T;
                                                                      /**< \brief 44,
       Ifx UReg 8Bit
                                             reserved 44[172];
                                                                                                      Ifx CAN N TX ESC
                                                                                                                                          ESC;
                                                                                                                                                                 /**< \brief 8, T
       Ifx CAN N TTCR
                                                                      /**< \brief F0,
                                             TTCR;
                                                                                                      Ifx CAN N TX BRP
                                                                                                                                          BRP;
                                                                                                                                                                 /**< \brief C, T;
       Ifx_UReg_8Bit
                                             reserved_F4[12];
                                                                      /**< \brief F4,
                                                                                                      Ifx CAN N TX BAR
                                                                                                                                          BAR:
                                                                                                                                                                 /**< \brief 10,
       Ifx CAN N CREL
                                             CREL:
                                                                      /**< \brief 100,
                                                                                                      Ifx CAN N TX BCR
                                                                                                                                          BCR;
                                                                                                                                                                  /**< \brief 14,
       Ifx CAN N ENDN
                                                                      /**< \brief 104,
                                             ENDN;
                                                                                                      Ifx CAN N TX BTO
                                                                                                                                          BTO;
                                                                                                                                                                 /**< \brief 18,
       Ifx UReg 8Bit
                                             reserved 108[4];
                                                                      /**< \brief 108,
                                                                                                      Ifx CAN N TX BCF
                                                                                                                                          BCF;
                                                                                                                                                                 /**< \brief 1C,
       Ifx CAN N DBTP
                                                                      /**< \brief 10C.
                                                                                                                                                                  /**< \brief 20,
                                                                                                      Ifx CAN N TX BTIE
                                                                                                                                          BTIE;
       Ifx CAN N TEST
                                             TEST:
                                                                      /**< \brief 110,
                                                                                                      Ifx CAN N TX BCIE
                                                                                                                                          BCIE;
                                                                                                                                                                  /**< \brief 24,
       Ifx CAN N RWD
                                                                      /**< \brief 114,
                                             RWD;
                                                                                                      Ifx_UReg_8Bit
                                                                                                                                          reserved 28[8];
                                                                                                                                                                 /**< \brief 28,
       Ifx CAN N CCCR
                                             CCCR;
                                                                      /**< \brief 118,
                                                                                                      Ifx CAN N TX EFC
                                                                                                                                          EFC:
                                                                                                                                                                 /**< \brief 30,
       Ifx CAN N NBTP
                                             NBTP;
                                                                      /**< \brief 11C,
                                                                                                      Ifx CAN N TX EFS
                                                                                                                                                                 /**< \brief 34,
                                                                                                                                          EFS;
       Ifx CAN N TSCC
                                             TSCC;
                                                                      /**< \brief 120,
                                                                                                      Ifx CAN N TX EFA
                                                                                                                                                                  /**< \brief 38,
       Ifx CAN N TSCV
                                                                      /**< \brief 124,
                                                                                               } Ifx CAN N TX;
                                             TSCV;
       Ifx CAN N TOCC
                                                                      /**< \brief 128,
                                             TOCC;
       Ifx CAN N TOCV
                                                                      /**< \brief 12C.
                                                                                                               for CAN frame transmission
       Ifx UReg 8Bit
                                             reserved 130[16];
                                                                      /**< \brief 130.
       Ifx CAN N ECR
                                                                      /**< \brief 140,
                                             ECR;
       Ifx CAN N PSR
                                                                      /**< \brief 144,
                                             PSR;
       Ifx CAN N TDCR
                                             TDCR;
                                                                      /**< \brief 148,
                                                                                                    pedef volatile struct Ifx CAN N RX
                                                                      /**< \brief 14C,
       Ifx_UReg_8Bit
                                             reserved 14C[4];
                                                                      /**< \brief 150,
       Ifx CAN N IR
                                             IR;
                                                                                                         Ifx CAN N RX F0C
                                                                                                                                              FØC:
                                                                                                                                                                      /**< \brief 0.
       Ifx CAN N IE
                                                                      /**< \brief 154,
                                                                                                         Ifx CAN N RX F0S
                                                                                                                                              FØS:
                                                                                                                                                                      /**< \brief 4,
       Ifx UReg 8Bit
                                             reserved 158[8];
                                                                      /**< \brief 158,
                                                                                                                                                                      /**< \brief 8,
                                                                                                         Ifx CAN N RX F0A
                                                                                                                                              FØA;
       Ifx UReg 8Bit
                                             reserved_160[32];
                                                                      /**< \brief 160
                                                                                                         Ifx CAN N RX BC
                                                                                                                                                                      /**< \brief C,
                                                                                                                                             BC;
       Ifx CAN N GFC
                                             GFC:
                                                                      /**< \brief 180,
                                                                                                         Ifx CAN N RX F1C
                                                                                                                                             F1C;
                                                                                                                                                                     /**< \brief 10,
       Ifx CAN N SIDFC
                                                                      /**< \brief 184,
                                             SIDFC;
                                                                                                                                                                      /**< \brief 14,
                                                                                                         Ifx CAN N RX F1S
                                                                                                                                             F1S:
       Ifx CAN N XIDFC
                                             XIDFC;
                                                                       /**< \brief 188,
                                                                                                                                                                     /**< \brief 18,
                                                                                                         Ifx CAN N RX F1A
                                                                                                                                             F1A;
       Ifx UReg 8Bit
                                                                           (brief 18C,
                                             reserved_18C[4];
                                                                                                         Ifx CAN N RX ESC
                                                                                                                                              ESC;
                                                                                                                                                                      /**< \brief 1C,
       Ifx CAN N XIDAM
                                             XIDAM;
                                                                          < \brief 190,</p>
                                                                                                  } Ifx CAN N RX;
       Ifx CAN N HPMS
                                                                        **< \brief 194.
                                             HPMS;
       Ifx CAN N NDAT1
                                             NDAT1;
                                                                      /**< \brief 198,
       Ifx CAN N NDAT2
                                                                      /**< \brief 19C,
                                                                                                                for CAN frame reception
                                             NDAT2;
       Ifx CAN N RX
                                                                       /**< \brief 1A0,
                                             RX;
       Ifx CAN N TX
                                             TX;
                                                                      /**< \brief 1C0,
       Ifx UReg 8Bit
                                                                      /**< \brief 1FC,
                                                                      /**< \brief 200,
       Ifx CAN N TT
       Ifx UReg 8Bit
                                             reserved 244[444];
                                                                      /**< \brief 244.
1 TEV CAN NO
```



# M\_CAN: Node Control/Status

#### Node control register

- INIT bit: enable/disable CAN transfer on this node

- CCE bit: enable/disable configuration mode

BRSE: bit rate switch on/off

FDOE: CAN FD enable/disable

| 15   | 14  | 13   | 12   | 11 | 10 | 9    | 8    | 7    | 6   | 5   | 4   | 3   | 2   | 1   | 0    |
|------|-----|------|------|----|----|------|------|------|-----|-----|-----|-----|-----|-----|------|
| NISO | TXP | EFBI | PXHD | 0  | 0  | BRSE | FDOE | TEST | DAR | MON | CSR | CSA | ASM | CCE | INIT |

#### Node status register

INIT bit: enable/disable CAN transfer on this node

CCE bit: enable/disable configuration mode

BRSE: bit rate switch on/off

FDOE: CAN FD enable/disable

| 31 | 30  | 29   | 28   | 27   | 26 | 25   | 24 | 23 | 22 | 21 | 20   | 19 | 18 | 17  | 16 |
|----|-----|------|------|------|----|------|----|----|----|----|------|----|----|-----|----|
|    |     |      |      |      |    |      |    |    |    |    | TDCV |    |    |     |    |
| 15 | 14  | 13   | 12   | 11   | 10 | 9    | 8  | 7  | 6  | 5  | 4    | 3  | 2  | 1   | 0  |
|    | PXE | RFDF | RBRS | RESI |    | DLEC |    | ВО | EW | EP | A    | СТ |    | LEC |    |



# M\_CAN: Node Bit Timing

- The data bit rate (if CAN FD is required)
  - According to ISO the time quanta for the data bit timing shall be programmable at least 5-25 Tq
  - Tq = (1 + DBRP) / fCAN
  - Bit timing =  $1 + (DTSEG1 + 1) + (DTSEG2 + 1) \times Tq$

#### Data bit timing Register DBTP:

| 31 | 30     | 29 | 28 | 27 | 26     | 25 | 24  | 23 | 22   | 21   | 20 | 19 | 18 | 17 | 16 |
|----|--------|----|----|----|--------|----|-----|----|------|------|----|----|----|----|----|
|    |        |    |    |    |        |    | TDC | (  | )    | DBRP |    |    |    |    |    |
| 15 | 14     | 13 | 12 | 11 | 10     | 9  | 8   | 7  | 6    | 5    | 4  | 3  | 2  | 1  | 0  |
|    | DTSEG1 |    |    |    | DTSEG2 |    |     |    | DSJW |      |    |    |    |    |    |

- > The nominal bit rate
  - According to ISO the time quanta for the nominal bit timing 8-80 Tq.
  - Tq= (1 + NBRP) / fCAN
  - Bit timing =  $1 + (NTSEG1 + 1) + (NTSEG2 + 1) \times Tq$

#### Nominal bit timing Register NBTP:

| 31     | 30 | 29 | 28 | 27 | 26     | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|--------|----|----|----|----|--------|----|----|----|----|----|----|----|----|----|----|
| NSJW   |    |    |    |    | NBRP   |    |    |    |    |    |    |    |    |    |    |
| 15     | 14 | 13 | 12 | 11 | 10     | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| NTSEG1 |    |    |    |    | NTSEG2 |    |    |    |    |    |    |    |    |    |    |



## M\_CAN: Transmitter Delay Compensation

- > Delay compensation for higher **data bit rate** independent of the delay in CAN transceiver and port delay
- described in detail in the new ISO11898-1



#### Related register:

CANm DBTPi.TDC=1: enabled

CANm\_TDCRi.TDCO: offset (measured in Tq)

CANm\_TDCRi.TDCF: min. value for the SSP position

CANm\_PSRi.TDCV: actual value (Tq)



# M\_CAN: Message RAM for each Node

Max. configurable elements for one CAN node





- The size of each element can be individually configured.
- The RAM structure is defined via the start address of different element blocks.
- Total memory defined for message RAM depends on the byte sizes of each element.

Note: It is not necessary to configure each of the sections, and there is no restriction with respect to the sequence of the element block.



# M\_CAN: Frame Transmission

- A. Message RAM to transmit CAN frame (Configuration)
- **B.** Handling of Transmit(Tx Handler and Tx prioritization)



### Transmission: Overview

- Each CAN **node** supports a maximum of 32 Tx Buffers and can be configured as
  - Tx FIFO
  - Tx Queue
  - Dedicated Tx Buffers
  - Combination of dedicated Tx Buffers with Tx FIFO
  - Combination of dedicated Tx Buffers with Tx Queue
- One DataFieldSize for each CAN node
- The Tx Handler controls prioritization/transmission/cancelation of Tx requests

#### Related register:

CANm\_TXBCi: Tx buffer configuration (mode, size, start address)

CANm\_TXESCi: byte size configuration (8/12/16/20/24/32/48/64 bytes)

CANm\_TXBRPi: Tx Buffer RqPending ('rh')

CANm\_TXBARi: Tx Buffer Add Request

CANm TXBCRi: Tx Buffer Cancellation Request

CANm\_TXBTIEn: Tx Buffer transmission interrupt enable

CANm\_TXBCIEn: Tx Buffer transmission Cancellation finished interrupt enable

| 11-bit Filter  | 0-128 elements |
|----------------|----------------|
| 29-bit Filter  | 0-64 elements. |
| Rx FIFO 0      | 0-64 elements  |
| Rx FIFO 1      | 0-64 elements. |
| Rx Buffer      | 0-64 elements. |
| Tx Event FIFO  | 0-32 elements  |
| Tx Buffers     | 0-32 elements  |
| Trigger Memory | 0-64 elements. |
|                | •              |



### A. Element Structure: TxBuffer

A single TxBuffer element has size of (8+TXESC.TBDS) words for example, a 64 byte data field size: (2 \* 4 + 64) = 72 bytes or 18 words





XTD: extended ID RTR: remote trigger request

ID: Identifier DLC: data length code

MM: message marker

EFC: event FIFO control

FDF: FD format

BRS: bit rat switching

#### **Register name:**

 $CANm_TxMsgk_T0(k=0..63)$ 

 $CANm_TxMsgk_T1(k=0..63)$ 

CANm\_TxMsgk\_DBm(m=0..63)



### B. Tx Handling Overview

- Functionality
  - Handles transmission for TxBuffer (TxBuffer/TxFIFO/TxQueue and mix modes)
  - Hardware Put/GetIndex handling for FIFO and Queue mode (see the next slide)
  - Control Tx Prioritization
  - Cancellation of a transmit request
- Special
  - Transmit pause
  - Transmit cancellation
  - Tx Event Handling: RAM TxEvent FIFO element
    - To store timestamp







### B. Tx Handler Method

- Tx handling is depending on the selected mode
  - Dedicated mode:
    - Each element has a specific ID (several elements can have a same ID), lower ID  $\rightarrow$  higher priority
    - If the data bytes has been updated, a transmission is requested by an 'add request' in TXBARi.Arx
  - Tx FIFO mode:
    - Tx sending starts the TXFQSi.**TFGI**(GetIndex) pointed element
    - SW writing accesses the TXFQSi.**TFQPI**(PutIndex) pointed element
    - Tx trigger requests to set related bit in TXBARi.ARx
  - Tx Queue mode:
    - Tx sending starts: TxBuffer with lowest ID → highest priority
       (same ID for multiple TxBuffer: lower number → higher priority)
    - SW writing accesses the TXFQSi.TFQPI pointed element
    - Tx trigger requests to set related bit in TXBARi.ARx

HW: calculates the GetIndex/PutIndex



### B. Tx Prioritization

Configuration/Prioritization: max. 32 Tx Buffers can be configured as

Dedicated Tx Buffers: the lowest ID wins

- Tx FIFO: the first/oldest wins

Tx Queue: the lowest ID wins

dedicated Tx Buffers + Tx FIFO:

Get the lower ID in the dedicated Txbuffer and GetIndex pointer element

The lower ID in the both element → higher Prio.

the lowest ID from (the first in FIFO & all elements in TxBuffer)

- dedicated Tx Buffers +Tx Queue:
  - Get all elements with activated Arx
  - Low ID → higher Prio.

the lowest ID from (all elements in Queue & TxBuffer)

Note: In case of multiple TxBuffers/Queues with same message ID  $\rightarrow$  the lowest buffer number has the highest priority.

Note: it is better to use TxFIFO (instead of TxQueue) in case to transmit frames with same ID



# M\_CAN: Frame Reception

- **A.** Message RAM to store received CAN frame (Configuration)
- **B.** Handling of reception (Rx Handler and Acceptance Filtering)



### Reception: Rx Element

- Each CAN node provides RxFIFO0, RxFIFO1, dedicated RxBuffer;
  - Each block can configure byte size (8,12, 16, 20, 24, 32, 48, 64 bytes) individually
- Each CAN node supports 2 filter sets: one for 11\_bit IDs/one for 29\_bit IDs
  - Handles remote/data frame, non-matching frames...
- The Rx Handler controls
  - the acceptance filtering
  - the transfer of received frame to RxFIFO0/1 or dedicated RxBuffer
  - the Put/Get Indices

#### Related register:

CANm\_RXBCi(i=0..3): Rx buffer configuration(start address)

CANm\_RXESCi(i=0..3): Rx Buffer/FIFO element size configuration :

CANm\_NDAT1/2: new data flag for 64 dedicated RxBuffer

CANm\_RXF0/1Ci:RxFIFO0/1 Configuration (mode, size, watermark level, start address)

CANm RXF0/1Si: RxFIFO0/1 Status (lost, full, level, put/get index)

CANm\_RXF0/1Ai:RxFIFO0/1 Acknowledge index





# A. Element structure: RxBuffer/2\*RxFIFO

- > RxBuffer and RxFIFO0/1 has the same structure
- > RxBuffer/RxFIFO0/RxFIFO1 has own data bytes size



11-bit Filter 0-128 elements 29-bit Filter 0-64 elements Rx FIFO 0 0-64 elements Rx FIFO 1 0-64 elements Rx Buffer 0-64 elements Tx Event FIFO 0-32 elements Tx Buffers 0-32 elements 0-64 elements Trigger Memory

ESI: error indicator

XTD: extended ID

ANFM: accepted no-matching frame

FIDX: filter index

FDF: extended data length

BRS: bit rate switch

DLC: data length code

RXTS: Rx timestamp

#### Register name:

 $CANm_RxMsgk_R0(k=0..63)$ 

 $CANm_RxMsgk_R1(k=0..63)$ 

CANm\_RxMsgk\_DBm(m=0..63)



# Reception: Rx Filtering

- > Each CAN node supports 2 filter sets: one for 11\_bit IDs/one for 29\_bit IDs
  - Handles remote/data frame, non-matching frames...
- > Each CAN node has a Global filter register
  - no-matched 11-bit IDs and 29-bit IDs frames to be stored into RxFIFO0/1
  - Receive/reject 11-bit IDs and 29-bit IDs remote frames

|                | 7              |
|----------------|----------------|
| 11-bit Filter  | 0-128 elements |
| 29-bit Filter  | 0-64 elements  |
| Rx FIFO 0      | 0-64 elements  |
| Rx FIFO 1      | 0-64 elements  |
| Rx Buffer      | 0-64 elements  |
| Tx Event FIFO  | 0-32 elements  |
| Tx Buffers     | 0-32 elements  |
| Trigger Memory | 0-64 elements  |
|                |                |

#### Related register:

CANm\_GFCi: Global filter Configuration

CANm\_SIDFCi: 11-bit ID Filter configuration (max. 128) (size and start address)

CANm\_XIDFCi: 29-ID Filter configuration (max. 64) (size and start address)

CANm\_XIDAMi[28:0]: 29 bits ID Mask (used 29-bits IDs)



0-128 elements

0-64 elements

0-64 elements

0-64 elements

0-64 elements

0-32 elements

0-32 elements

0-64 elements

11-bit Filter

29-bit Filter

Rx FIFO 0

Rx FIFO 1

Rx Buffer

Tx Event FIFO

Tx Buffers

Trigger Memory

### A. Filter Element Structure:

For the 11\_bits IDs frame



SFID2: standard filter ID2 SFID1: standard filter ID1

SFEC: standard filter element configuration SFT: standard filter types

Register name:

 $CANm_StdMsgk_S0(k=0..127)$ 

For the 29-bits IDs frame



Register name:

 $CANm\_StdMsgk\_S0(k=0..127)$ 



### B. 2 Filter Sets

- Acceptance filtering in hardware
  - **2 filter sets**: one for 11\_bit IDs/one for 29\_bit IDs
  - Each filter element mode:
    - range filter: for 11-bit/29-bit IDs
    - dedicated ID: one element for one/two IDs for 11-bit/29-bit IDs
    - classic bit masker: SFID1/EFID1 as ID; SFID2/EFID2 as mask
  - Each filter element: acceptance/rejection filtering
  - Each filter element can be enabled / disabled individually
  - Filters are checked sequentially starting at element #0; execution stops with the first matching element
  - Store action is depending on the element bits field S0.SFEC(11-bit IDs)/E0.EFEC(29-bit IDs)
    - Store received frame in RxFIFO0/1 or a dedicated RxBuffer
    - Reject received frame
    - Set High Priority Message interrupt flag IR.HPM
    - Set High Priority Message interrupt flag IR.HPM and store received frame in FIFO0/1
    - Store received frame in an Rx buffer or as a debug message





### B. Filter Handling Flow





### Agenda

- 1 CAN Protocol and Infineon Implementation
- 2 CAN module in AURIX2G MCMCAN
- 3 MCMCAN Interface and Interconnection
- 4 Module and node control
- 5 CAN FD



## CAN FD support and Implementation

- CAN FD support consists:
  - Baud rate switching (higher baud rate in data bytes)
    - Max. nominal bit rate = 1Mbp; max. data bit rate = 5M bps
  - More data bytes
    - Max. 8 data bytes for classical CAN mode; 64 data bytes for CAN FD mode
  - CAN FD node is able to send classical CAN message
- CAN FD implementation in MCMCAN
  - Configuration of CAN FD is integrated into each M\_CAN node
    - CAN FD: enable via bit CCCR.FDOE and BRSE (evaluated by FDOE='1')
    - Nominal & data bit timing configuration
    - each CAN node supports 'ISO CAN FD' and 'no ISO CAN FD' (via CCCR.NISO)
- Sending CAN FD or classical CAN frames is selectable in each element
  - More flexible: the element (TxBuffer/RxBuffer/RxFIFO) has its bit FDF and BRS

| CCCR    |      | Tx Buffer Ele | ment    | Frame Transmission            |
|---------|------|---------------|---------|-------------------------------|
| BRSE    | FDOE | FDF           | BRS     |                               |
| ignored | 0    | ignored       | ignored | Classical CAN                 |
| 0       | 1    | 0             | ignored | Classical CAN                 |
| 0       | 1    | 1             | ignored | FD without bit rate switching |
| 1       | 1    | 0             | ignored | Classical CAN                 |
| 1       | 1    | 1             | 0       | FD without bit rate switching |
| 1       | 1    | 1             | 1       | FD with bit rate switching    |



# CAN FD Support: Format Compatibility

| Tx node                                                                                                   | Node setting: FDOE=0  Tx node behavior: a. Classical CAN | Node setting: FDOE=1 (CAN FD) BRSR=0 (without BRS)  Tx node behavior:  a. Classical CAN b. Long frame | Node setting: FDOE=1 (CAN FD) BRSR=1 (with BRS)  Tx node behavior  a. classical CAN b. long frame c. long + fast frames                                                    |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Node setting: FDOE=1 (CAN FD)  Receive node behavior:  - Classical CAN - Long frames - Long + fast frames | a. classical CAN<br>← Rx node: ACK                       | a. Classical   ← Rx node: ACK b. Long frame   ← Rx node: ACK                                          | a. Classical  ← Rx node: ACK  b. Long frame  ← Rx node: ACK  c. Long + fast frame  ← Rx node: ACK                                                                          |
| Rx node: FDOE=0 (Classical CAN)  Receive node behavior: - Classical CAN Frames                            | a. classical CAN<br>← Rx node: ACK                       | a. Classical     ← Rx node: ACK b. Long frame     ← Rx node: error frame                              | <ul> <li>a. Classical         ← Rx node: ACK</li> <li>b. Long frame         ← Rx node: error frame</li> <li>c. Long + fast frame         ← Rx node: error frame</li> </ul> |



Part of your life. Part of tomorrow.

